DocumentCode :
3416558
Title :
Design of an Automatic Target Recognition algorithm on the IBM Cell Broadband Engine
Author :
Che, Weijia ; Chatha, Karam S.
Author_Institution :
Fac. of Comput. Sci. & Eng., Arizona State Univ., Tempe, AZ, USA
fYear :
2010
fDate :
7-9 July 2010
Firstpage :
21
Lastpage :
28
Abstract :
The paper presents the design of an Automatic Target Recognition (ATR) algorithm on the IBM Cell Broadband Engine (Cell BE). The implementation utilizes several optimizations that exploit both the specific algorithm constructs of the ATR and the architectural features of the Cell processor. We discuss a total of 8 optimizations and present performance improvements achieved by their application. The latency of the Cell BE implementation of the ATR algorithm is 0.070 seconds on the Sony PlayStation3 (PS3) platform. The achieved performance is more than 25 times faster than the fully optimized PowerPC implementation and almost 20 times faster than our best efforts on a Pentium4 CPU.
Keywords :
Algorithm design and analysis; Computer science; Delay; Design optimization; Engines; Multicore processing; Signal processing algorithms; Smoothing methods; Streaming media; Target recognition; Automatic Target Recognition; IBM Cell BE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems Architectures and Processors (ASAP), 2010 21st IEEE International Conference on
Conference_Location :
Rennes, France
ISSN :
2160-0511
Print_ISBN :
978-1-4244-6966-6
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2010.5540770
Filename :
5540770
Link To Document :
بازگشت