Title :
Output bit selection for test response compaction based on a single counter
Author :
Kuen-Jong Lee ; Wei-Cheng Lien ; Tong-Yu Hsieh
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fDate :
Oct. 29 2012-Nov. 1 2012
Abstract :
Recently a novel test response compaction method called output bit selection, or simply output selection, is proposed. By observing only a subset of output responses, this method can effectively deal with the aliasing, unknown-value, and low-diagnosis problems. One important issue for output selection is how to implement the selection hardware to obtain a high test response reduction ratio. In this paper a counter-based approach is proposed to implement the output selection method for scan-based designs. Only a counter and a multiplexer are required in this approach, which induce very small area overhead and simple test control. An ATPG-independent output selection algorithm is presented to determine the desired output responses using a set of pre-defined counter operations. Experimental results on large ISCAS´89 and ITC´99 benchmark circuits show that 77%~89% reduction ratios on test responses can be achieved with 0.39%~0.88% area overhead.
Keywords :
automatic test pattern generation; boundary scan testing; fault diagnosis; ATPG-independent output selection algorithm; ISCAS´89 benchmark circuits; ITC´99 benchmark circuits; area overhead; counter-based approach; high test response reduction ratio; low-diagnosis problems; multiplexer; output bit selection; output responses; pre-defined counter operations; scan-based designs; selection hardware; simple test control; single counter; test response compaction; Algorithm design and analysis; Circuit faults; Compaction; Fault detection; Heuristic algorithms; Multiplexing; Radiation detectors;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
DOI :
10.1109/ICSICT.2012.6467671