DocumentCode :
3417213
Title :
Parallel configuration of oscillator for strong harmonics suppression and frequency doubler
Author :
Lee, K.J. ; Jang, C.W. ; Ko, J.P. ; Kim, Y.S.
Author_Institution :
Dept. of Radio Sci. & Eng., Korea Univ., Seoul, South Korea
Volume :
5
fYear :
2005
fDate :
4-7 Dec. 2005
Abstract :
In this paper, a low noise parallel feedback oscillator for harmonic suppression and a frequency doubler are presented. In the oscillator design, as the fundamental signal is extracted between the dielectric resonator (DR) filter and the gate of the active device, the undesired harmonics at the output of the oscillator are remarkably suppressed. The fundamental signal of the oscillator directly feeds to the frequency doubler without an additional band pass filter to suppress spurious harmonics. The second harmonic suppression of -47.7 dBc at the single oscillator output and the fundamental suppression of -37.5 dBc at the frequency doubler output are achieved, respectably.
Keywords :
dielectric resonator filters; feedback oscillators; frequency multipliers; harmonics suppression; microwave oscillators; parallel architectures; active device; band pass filter; dielectric resonator filter; frequency doubler; harmonics suppression; parallel feedback oscillator; Band pass filters; Dielectric devices; Feedback; Feeds; Frequency; Harmonics suppression; Oscillators; Power harmonic filters; Resonator filters; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference Proceedings, 2005. APMC 2005. Asia-Pacific Conference Proceedings
Print_ISBN :
0-7803-9433-X
Type :
conf
DOI :
10.1109/APMC.2005.1607068
Filename :
1607068
Link To Document :
بازگشت