DocumentCode :
3417336
Title :
Scalable pipelined micro-architecture for wavelet transform [image compression]
Author :
Paul, Kolin ; Chowdhury, D. Roy ; Chaudhuri, P. Pal
Author_Institution :
Dept. of Comput. Sci. & Technol., Deemed Univ., Agra, India
fYear :
2000
fDate :
2000
Firstpage :
144
Lastpage :
147
Abstract :
A new scalable pipelined micro-architecture has been proposed for evaluating the discrete wavelet transform which demands very high processing power. The proposed scheme does away with the explicit multiply operation which is both expensive as well time consuming and provides an innovative method to obtain the transformed values of the discrete samples at every clock cycle
Keywords :
data compression; digital filters; digital signal processing chips; discrete wavelet transforms; image coding; pipeline processing; clock cycle; discrete samples; discrete wavelet transform; processing power; scalable pipelined micro-architecture; transformed values; Bismuth; Character generation; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2000. Thirteenth International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-7695-0487-6
Type :
conf
DOI :
10.1109/ICVD.2000.812599
Filename :
812599
Link To Document :
بازگشت