Title :
Breaking the scaling barrier of large area lateral power devices: an 1mΩ flip-chip power MOSFET with ultra low gate charge
Author :
Shen, Z.J. ; Okada, D. ; Lin, F. ; Tintikakis, A. ; Anderson, S.
Author_Institution :
Great Wall Semicond., Tempe, AZ, USA
Abstract :
The conduction performance of low-voltage lateral power semiconductor devices deteriorates considerably with increasing device size due to the parasitic resistance of metal interconnects, commonly known as the "scaling limitation". In this paper, we introduce an innovative concept to overcome the problem by integrating a unique metal interconnect scheme with chip-scale packaging. We have designed and fabricated a sub-10 V class power MOSFET with a record-low RDSON of 1 mΩ at a gate voltage of 6 V, or 1.25 mΩ at a gate voltage of 4.5 V, approximately 50% of the lowest RDSON previously reported. The new device has a total gate charge Qg of 22 nC at 4.5 V and a performance figure of merit of less than 30 mΩ-nC. This represents a 3× improvement over the state of the art trench MOSFETs. The new MOSEFT technology can be used to enable next-generation, multi-MHz, high-density DC/DC converters for future CPU cores and many other high-performance power management applications.
Keywords :
DC-DC power convertors; chip scale packaging; flip-chip devices; power MOSFET; semiconductor device metallisation; 1 mohm; 1.25 mohm; 4.5 V; 6 V; DC/DC converters; chip-scale packaging; flip-chip power MOSFET; lateral power device scaling barrier; low-voltage lateral power semiconductor devices; metal interconnect parasitic resistance; performance figure of merit; scaling limitation; total gate charge; ultra low gate charge MOSFET; DC-DC power conversion; Flip-chip devices; Power MOSFETs; Semiconductor device metallization;
Conference_Titel :
Power Semiconductor Devices and ICs, 2004. Proceedings. ISPSD '04. The 16th International Symposium on
Print_ISBN :
4-88686-060-5
DOI :
10.1109/ISPSD.2004.1332953