DocumentCode :
3419825
Title :
Implementation of Ultra Low-Power 8 Bit CLA Using Single Phase Adiabatic Dynamic Logic
Author :
Chanda, Manash ; Naha, S. ; Manna, S. ; Dandapat, A. ; Rahaman, H.
Author_Institution :
Adv. VLSI Design Centre, Meghnad Saha Inst. of Technol., Kolkata, India
fYear :
2010
fDate :
16-17 Oct. 2010
Firstpage :
360
Lastpage :
364
Abstract :
The paper presents the implementation of ultra low power 8 bit carry look ahead adder circuit operated by single-phase adiabatic dynamic logic (SPADL) which, unlike any other existing adiabatic logic family, uses single sinusoidal supply-clock. This not only ensures higher energy efficiency, but also simplifies the clock design which would be otherwise more complicated due to the signal synchronization requirement. Static logic resembled characteristics of SPADL logic substantially decreases circuit complexity with improved driving ability and circuit robustness. in TSMC 0.18μm CMOS technology. CADENCE simulations show that SPADL saves 65% to 50% and 30% to 40% of total energy compared to Conventional CMOS and other existing single phase adiabatic logic based CLA for a frequency of 1MHz to 100MHz.
Keywords :
CMOS digital integrated circuits; adders; carry logic; synchronisation; CADENCE simulations; TSMC 0.18μm CMOS technology; carry look ahead adder circuit; signal synchronization; single phase adiabatic dynamic logic; sinusoidal supply clock; ultra low power 8 bit CLA; CMOS integrated circuits; Clocks; Energy efficiency; Inverters; Logic gates; Semiconductor device modeling; Synchronization; Adiabatic Logic; CLA; Energy efficiency; High speed; Single-phase;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Recent Technologies in Communication and Computing (ARTCom), 2010 International Conference on
Conference_Location :
Kottayam
Print_ISBN :
978-1-4244-8093-7
Electronic_ISBN :
978-0-7695-4201-0
Type :
conf
DOI :
10.1109/ARTCom.2010.82
Filename :
5656768
Link To Document :
بازگشت