DocumentCode :
342066
Title :
Down literal circuit with neuron-MOS transistors and its applications
Author :
Shen, Jing ; Tanno, Koichi ; Ishizuka, Okihiko
Author_Institution :
Miyazaki Univ., Japan
fYear :
1999
fDate :
1999
Firstpage :
180
Lastpage :
185
Abstract :
A voltage-mode neuron-MOS(νMOS) down literal circuit which realizes an arbitrary down literal function is proposed. It provides the benefit that the circuit can be easily fabricated by standard CMOS process, instead of the multi-level ion implantation applied in the conventional circuit. It has a variable threshold voltage by way of controlling only two bias voltages. Its noise margin and switching sensitivity are greater than those of variable-threshold C-VMOS inverter presented by Shibata. The threshold voltage errors of the circuit caused by device parameters mismatch is also analysed. Using the νMOS down literal circuits, literal and T-gate circuits are also presented. Performances of the proposed circuits are evaluated using HSPICE simulations with MOSIS 2.0 μm CMOS device parameters
Keywords :
MOS logic circuits; multivalued logic circuits; CMOS process; HSPICE simulations; down literal circuit; multi-level ion implantation; variable threshold voltage; Circuit noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1999. Proceedings. 1999 29th IEEE International Symposium on
Conference_Location :
Freiburg
ISSN :
0195-623X
Print_ISBN :
0-7695-0161-3
Type :
conf
DOI :
10.1109/ISMVL.1999.779714
Filename :
779714
Link To Document :
بازگشت