DocumentCode :
342080
Title :
A large-signal model of self-aligned gate GaAs FETs for high-efficiency power amplifier design
Author :
Hirose, M. ; Kitaura, Y. ; Uchitomi, N.
Author_Institution :
Res. & Dev. Center, Toshiba Corp., Kawasaki, Japan
Volume :
2
fYear :
1999
fDate :
13-19 June 1999
Firstpage :
513
Abstract :
A large-signal model which can simulate the power-added efficiency of p-pocket self-aligned gate GaAs MESFETs its proposed. This model includes a new drain current model and a gate bias dependent RF output resistance to express the drain conductance and its frequency dispersion at each gate bias. The simulated power-added efficiency agrees with the measured value with a maximum error of 5%. This model is also applicable to the distortion simulation by the introduction of new gate-source and gate-drain capacitance models using two variables for the gate and drain biases.
Keywords :
III-V semiconductors; MESFET integrated circuits; MMIC power amplifiers; UHF field effect transistors; UHF power amplifiers; capacitance; electric distortion; equivalent circuits; field effect MMIC; gallium arsenide; microwave field effect transistors; microwave power transistors; power MESFET; semiconductor device models; GaAs; GaAs MESFETs; RF front-end MMIC design; distortion simulation; drain conductance; drain current model; frequency dispersion; gate bias dependent RF output resistance; gate-drain capacitance model; gate-source capacitance model; high-efficiency power amplifier design; large-signal model; p-pocket; power-added efficiency simulation; self-aligned gate FETs; Capacitance; Equations; FETs; Gallium arsenide; High power amplifiers; MESFETs; Power system modeling; Radio frequency; Radiofrequency amplifiers; Research and development;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest, 1999 IEEE MTT-S International
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
0-7803-5135-5
Type :
conf
DOI :
10.1109/MWSYM.1999.779813
Filename :
779813
Link To Document :
بازگشت