DocumentCode :
3420933
Title :
Hardware architecture for H.264/AVC INTRA 16×16 frame processing
Author :
Loukil, H. ; Arous, S. ; Ben Atitallah, Ahmed ; Kadionik, P. ; Masmoudi, N.
Author_Institution :
Nat. Sch. of Eng., Univ. of Sfax, Sfax
fYear :
2009
fDate :
6-9 April 2009
Firstpage :
82
Lastpage :
85
Abstract :
In this paper, we present an efficient H.264 / AVC Intra 16times16 Frame Coder System. The System achieves realtime performance for video conference applications. The INTRA 16times16 is composed by intra 16times16 prediction, integer transform, quantization AC, inverse integer transform, inverse quantization AC, quantization DC, hadamard, inverse quantization DC, and inverse integer transform. The proposed hardware is implemented in VHDL. The VHDL RTL code works at 160 MHz in an Altera Stratix II FPGA and it code 129 Mpixels per second. This work will be used as an intellectual property (IP) integrated in H.264/AVC encoder.
Keywords :
field programmable gate arrays; hardware description languages; teleconferencing; transforms; video coding; video communication; Altera Stratix II FPGA; H.264-AVC Intra 16times16 frame coder system; VHDL RTL code; hardware architecture; integer transform; inverse integer transform; inverse quantization AC; inverse quantization DC; quantization AC; quantization DC; video conference; Automatic voltage control; Computer architecture; Field programmable gate arrays; Hardware; Intellectual property; Laboratories; Prediction algorithms; Quantization; Timing; Videoconference; H.264; Hardware Implementation; VHDL; integer transform; intra prediction; quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscal Era, 2009. DTIS '09. 4th International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-4320-8
Electronic_ISBN :
978-1-4244-4321-5
Type :
conf
DOI :
10.1109/DTIS.2009.4938029
Filename :
4938029
Link To Document :
بازگشت