DocumentCode :
3421696
Title :
Architectural power macromodeling technique for DSP architectures
Author :
Durrani, Yaseer A.
Author_Institution :
Fac. of Electron. Eng., Ghulam Ishaq Khan Inst. of Eng. Sci. & Technol., Topi
fYear :
2009
fDate :
6-9 April 2009
Firstpage :
255
Lastpage :
260
Abstract :
A key challenge in the design of low power digital systems is the fast and accurate estimation of power dissipation. In this paper, we present a look-up-table (LUT) based power macromodeling technique for digital signal processing (DSP) architecture in terms of the statistical knowledge of their primary inputs/ouputs. During the power estimation procedure, the sequence of an input stream is generated by a genetic algorithm (GA) using input metrics. Then, a Monte Carlo zero-delay simulation is performed and a power dissipation macromodel function is built from power dissipation results. From then on, this macromodel function can be used to estimate power dissipation of the system just by using the statistics of the macro-block´s primary inputs/outputs. The most important contribution of the method is that it allows fast power estimation of intellectual property (IP) based design by a simple addition of individual power consumptions. This makes the power modelling of SoCs an easy task that permits evaluation of power features at the architectural level. In order to evaluate our model, we have constructed IP-based DSP system using different IP macro-blocks. In experiments with individual IP macro-blocks, the results are effective and highly correlated, with an average error of just 1-3%.
Keywords :
FIR filters; Monte Carlo methods; digital signal processing chips; genetic algorithms; industrial property; power consumption; system-on-chip; table lookup; DSP architectures; IP macro-blocks; Monte Carlo zero-delay simulation; SoC; digital signal processing architecture; genetic algorithm; intellectual property; look-up-table; power estimation; power macromodeling; Digital signal processing; Digital systems; Genetic algorithms; Intellectual property; Monte Carlo methods; Power dissipation; Power generation; Power system modeling; Statistics; Table lookup; FIR filer; Genetic Algorithm; Intellectual Property; LUT; Monte Carlo Simulation; Power Estimation; Power Macro-modeling; RTL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscal Era, 2009. DTIS '09. 4th International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-4320-8
Electronic_ISBN :
978-1-4244-4321-5
Type :
conf
DOI :
10.1109/DTIS.2009.4938066
Filename :
4938066
Link To Document :
بازگشت