DocumentCode :
3423886
Title :
New approach to and implementation of an LSI for high-speed image labeling
Author :
Hayashi, Nobuo ; Nittaya, Hiroshi ; Masahiro, Kawasaki ; Kato, Masahiro
Author_Institution :
Sumitomo Metal Ind. Ltd., Hyogo, Japan
fYear :
1992
fDate :
9-13 Nov 1992
Firstpage :
767
Abstract :
A single accelerator LSI chip for image labeling is presented, and an algorithm for primary labeling suitable for hardware implementation is proposed. The algorithm determines primary labels by using a simple 2×2 head window. The labeling LSI performs all labeling processes, including primary labeling, labeling unification, and secondary labeling. It runs at 40 MHz and can generate up to 4094 primary labels for handling both 4-point and 8-point connectivity
Keywords :
digital signal processing chips; image processing equipment; large scale integration; 4-point connectivity; 40 MHz; 8-point connectivity; LSI; hardware implementation; high-speed image labeling; labeling unification; single accelerator LSI chip; Buffer storage; Couplings; Hardware; Head; Image analysis; Labeling; Large scale integration; Pattern recognition; Registers; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, Control, Instrumentation, and Automation, 1992. Power Electronics and Motion Control., Proceedings of the 1992 International Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0582-5
Type :
conf
DOI :
10.1109/IECON.1992.254534
Filename :
254534
Link To Document :
بازگشت