DocumentCode :
34249
Title :
Parametric DFM Solution for Analog Circuits: Electrical-Driven Hotspot Detection, Analysis, and Correction Flow
Author :
Eissa, H. ; Salem, R.F. ; Arafa, Ahmed M. ; Hany, S. ; El-Mously, A. ; Dessouky, Mohamed ; Nairn, D. ; Anis, Mohab
Author_Institution :
Mentor Graphics Corp., Cairo, Egypt
Volume :
21
Issue :
5
fYear :
2013
fDate :
May-13
Firstpage :
807
Lastpage :
820
Abstract :
As VLSI technology pushes into advanced nodes, designers and foundries have exposed a hitherto insignificant set of yield problems. To combat yield failures, the semiconductor industry has deployed new tools and methodologies commonly referred to as design for manufacturing (DFM). Most of the early DFM efforts concentrated on catastrophic failures, or physical DFM problems. Recently, there has been an increased emphasis on parametric yield issues, referred to as electrical-DFM (e-DFM). In this paper, we present a complete e-DFM solution that detects, analyzes, and fixes electrical hotspots (e-hotspots) within an analog circuit design that are caused by different process variations. Novel algorithms are proposed to implement the engines used to develop this solution. The solution is examined on a 130-nm parametrically-failing level shifter circuit, and verified with silicon wafer measurements that confirm the existence of parametric yield issues in the design. Additional experiments are applied on a 65-nm industrial operational amplifier and voltage control oscillator (VCO). E-hotspot devices with a 27.7% variation in dc current are identified. After fixing the e-hotspots, the dc current variation in these devices is dramatically reduced to 7%, which meets the designer acceptance criteria, while saving the original VCO specifications.
Keywords :
VLSI; amplifiers; analogue circuits; design for manufacture; failure analysis; fault diagnosis; integrated circuit yield; nanotechnology; network synthesis; semiconductor industry; voltage control; VCO specification; VLSI technology; analog circuit design; catastrophic failure; dc current variation; design for manufacturing; designer acceptance criteria; e-DFM solution; e-hotspots; electrical hotspots; electrical-DFM; electrical-driven hotspot detection; hotspot analysis; hotspot correction; industrial operational amplifier; parametric DFM solution; parametric yield issues; parametrically-failing level shifter circuit; physical DFM problem; process variation; semiconductor industry; silicon wafer measurement; voltage control oscillator; yield failure; Databases; Engines; Layout; Lithography; SPICE; Stress; Transistors; Design-for-manufacturability (DFM); electrical design for manufacturability (e-DFM); parametric yield; process variations;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2201759
Filename :
6275517
Link To Document :
بازگشت