Title :
The suggestion for CFS CMOS buffer
Author :
Cheng, Kuo-Hsing ; Yang, Wei-Bin
Author_Institution :
Dept. of Electr. Eng., Tamkang Univ., Tamsui, Taiwan
Abstract :
Two recent papers, one by Huang et al. (1996) and the other by Cheng et al. (1997), on the driver buffer are commented on. The feedback-controlled split-path CMOS buffer (FS) claims that the 4-split-path buffer can reduce the power and power-delay product. But the voltage of the gates in the output inverter stage is not enough to turn-off the PMOS transistor and the NMOS transistor. Due to this, charge-recovery must be used. The charge-transfer feedback-controlled split-path (CFS) CMOS buffer that has high-speed low-power performance by using transfer of the charge stored in the split output-stage driver to the output node. Thus the power-delay product can be reduced greatly by combining the technology described in the former two papers. The HSPICE simulation results show that the power-delay product of the suggested CMOS buffer is reduced by 20% to 40% in comparison to the conventional CMOS tapered buffer at 100 MHz operation frequency at heavy capacitive load
Keywords :
CMOS digital integrated circuits; buffer circuits; circuit feedback; delays; high-speed integrated circuits; integrated circuit design; low-power electronics; 100 MHz; CFS CMOS buffer; charge-transfer type; driver buffer; feedback-controlled split-path buffer; high-speed performance; low-power performance; power-delay product; Buffer storage; CMOS technology; Delay; Driver circuits; Integrated circuit technology; Inverters; MOSFETs; Power dissipation; Signal design; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
Conference_Location :
Pafos
Print_ISBN :
0-7803-5682-9
DOI :
10.1109/ICECS.1999.813229