DocumentCode :
3430183
Title :
Implementation of a Flexible Encoder for Structured Low-Density Parity-Check Codes
Author :
Kopparthi, Sunitha ; Gruenbacher, Don M.
Author_Institution :
Eng. Kansas State Univ., Manhattan
fYear :
2007
fDate :
22-24 Aug. 2007
Firstpage :
438
Lastpage :
441
Abstract :
The hardware implementation of an encoder for randomly generated low-density parity-check (LDPC) codes requires large area. Using structured LDPC codes decreases the encoding complexity and also provides design flexibility. In this paper, an architecture for implementing an encoder is presented that adheres to the structured LDPC codes defined in the IEEE 802.16e standard. The design methodology is flexible in terms of both the code rate and code length. Results are provided for an implementation on a Stratix FPGA for codes with rates 1/2, 2/3, 3/4 and 5/6, and block lengths ranging from 576-2304. The number of logic elements, clock speed, and throughput of the encoder for the different code lengths are presented. The design achieves encoding rates in excess of 400 Mbps.
Keywords :
IEEE standards; broadband networks; mobile radio; parity check codes; radio access networks; IEEE 802.16e standard; LDPC code; flexible encoder; structured low-density parity-check code; Block codes; Code standards; Decoding; Design methodology; Encoding; Error correction codes; Hardware; Parity check codes; Sparse matrices; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 2007. PacRim 2007. IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
978-1-4244-1189-4
Electronic_ISBN :
1-4244-1190-4
Type :
conf
DOI :
10.1109/PACRIM.2007.4313268
Filename :
4313268
Link To Document :
بازگشت