DocumentCode :
3430345
Title :
Dynamic systolic associative memory chip
Author :
Lipovski, G.J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1990
fDate :
5-7 Sep 1990
Firstpage :
481
Lastpage :
492
Abstract :
A dynamic random access memory (DRAM) chip is to be modified to associatively search data in it as it is being refreshed in the chip and to communicate in a linear systolic array. In a preliminary logic design of a (256×4096) associative memory chip based on a 1-Mb DRAM, the ~10 transistors per sense amplifier in a DRAM are expanded to ~24 transistors per sense amplifier in the modified chip. The chip size is only slightly increased, and it is manufactured using the same processes, in the same plant, as a DRAM chip; thus, it should cost about the same as a DRAM. A large array of such modified DRAMs could store a terabit database and search all of it every 60 μs. Bit pattern searching and search-rewrite algorithms could be economically performed over very large amounts of data. The concepts and the design of the simple modified DRAM are discussed
Keywords :
DRAM chips; content-addressable storage; systolic arrays; associative memory chip; bit pattern searching; dynamic random access memory; linear systolic array; modified DRAM chip; search-rewrite algorithms; terabit database storage; Associative memory; Bandwidth; Costs; DRAM chips; Databases; Logic design; Manufacturing; Random access memory; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-9089-5
Type :
conf
DOI :
10.1109/ASAP.1990.145484
Filename :
145484
Link To Document :
بازگشت