DocumentCode :
3430577
Title :
A design methodology for fixed-size systolic arrays
Author :
Bu, Jichun ; Deprettere, Ed F. ; Dewilde, P.
Author_Institution :
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear :
1990
fDate :
5-7 Sep 1990
Firstpage :
591
Lastpage :
602
Abstract :
The authors present a methodology to design fixed-size systolic arrays. It allows a systematic and hierarchical mapping of full-size arrays to fixed-size arrays. Two processor-clustering techniques are described. They can be used to achieve the following design objectives: (1) transforming inefficient arrays into efficient arrays, (2) reducing the size of an array, (3) reducing the dimension of an array, and (4) balancing local memory and external communication of processors. A technique is described to cluster processors in such a way that the number of I/O pins of the resulting processor is independent of the number of processors that are clustered. The approach presented unifies and generalizes array reduction techniques
Keywords :
parallel architectures; systolic arrays; I/O pins; array reduction techniques; dimension; efficient arrays; external communication; fixed-size systolic arrays; hierarchical mapping; local memory; processor-clustering techniques; Algebra; Computer graphics; Costs; Design methodology; Digital signal processing; Graph theory; Partitioning algorithms; Pins; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1990. Proceedings of the International Conference on
Conference_Location :
Princeton, NJ
Print_ISBN :
0-8186-9089-5
Type :
conf
DOI :
10.1109/ASAP.1990.145495
Filename :
145495
Link To Document :
بازگشت