DocumentCode :
3430713
Title :
Reducing analogue fault-simulation time by using ifigh-level modelling in dotss for an industrial design
Author :
Fang, Liquan ; Gronthoud, Guido ; Kerkhoff, Hans G.
Author_Institution :
MESA+ Research Institute
fYear :
2001
fDate :
May 29 2001-June 1 2001
Firstpage :
61
Lastpage :
67
Abstract :
A crucial issue for using defect-oriented testing in analogue testing is how to reduce the massive faultsimulation time. One solution to this problem is to use high-level models in the fault simulation. However, the high-level model used in fault simulations has diferent requirements as compared to the high-level model normally used in IC design. This is because the behaviour of the faulty block is unknown and it is possible that it works totally diflerent from the fault-ffee one. In this paper, a new general structure of a high-level model with three stages is proposed. The approach has been applied to the RECEIVER block of an industrial chip. The fault simulations with this high-level model have been carried out with Dotss, an industrial analogue fault simulation and test optimisation tool based on defect-oriented testing. The results show that this kind of high-level models can work properly in fault simulations and effectively reduce the fault-simulation time.
Keywords :
Analytical models; Circuit faults; Circuit testing; Communication industry; Data communication; Integrated circuit layout; Production; System testing; Transceivers; US Department of Transportation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2001. IEEE European
Conference_Location :
Stockholm, Sweden
ISSN :
1530-1877
Print_ISBN :
0-7695-1017-5
Type :
conf
DOI :
10.1109/ETW.2001.946663
Filename :
946663
Link To Document :
بازگشت