Title :
PLL/DLL system noise analysis for low jitter clock synthesizer design
Author :
Kim, Beomsup ; Weigandt, Todd C. ; Gray, Paul R.
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
fDate :
30 May-2 Jun 1994
Abstract :
This paper presents an analytical model for timing jitter accumulation in ring-oscillator based phase-locked-loops (PLL). The timing jitter of the system is shown to depend on the jitter in the ring-oscillator and an accumulation factor which is inversely proportional to the bandwidth of the phase-locked-loop. Further analysis shows that for delay-locked-loops (DLL), which use an inverter delay chain that is not configured as a ring-oscillator, there is no noise enhancement since noise jitter events do not contribute to the starting point of the next clock cycle. Finally, theoretical predictions for overall jitter are compared to behavioral simulations with good agreement
Keywords :
circuit noise; delay circuits; digital phase locked loops; jitter; timing circuits; DLL; PLL; PLL/DLL system; accumulation factor; analytical model; bandwidth; delay-locked-loops; inverter delay chain; low jitter clock synthesizer design; noise analysis; phase-locked-loops; ring-oscillator; timing jitter; Analytical models; Bandwidth; Clocks; Delay; Inverters; Phase locked loops; Phase noise; Synthesizers; Timing jitter; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.409189