DocumentCode :
3431238
Title :
Improving sequential circuit ATPG by processing `virtual´ circuits
Author :
Robinson, Markus ; Bonnier, Marc
Author_Institution :
Synopsys Inc., Moutain View, CA, USA
fYear :
1991
fDate :
9-10 May 1991
Firstpage :
745
Abstract :
The authors present an approach to improve sequential circuit automatic test pattern generation (ATPG) by using E-cells that capture knowledge of circuit functionality without physically modifying the circuit. The approach addresses the problem of test generation for circuits which are inherently testable but outstrip the ATPG algorithm´s capacity to generate sufficient fault coverage in reasonable time. Using E-cells the ATPG algorithm processes a less complex virtual circuit. Experimental results on complex industrial designs demonstrate fault coverage improved by 258% and CPU time was reduced by an order of magnitude
Keywords :
automatic testing; logic testing; sequential circuits; ATPG; CPU time; E-cells; algorithm; automatic test pattern generation; fault coverage; industrial designs; sequential circuit; virtual circuit; Algorithm design and analysis; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Costs; Design for testability; Registers; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 1991., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-87942-638-1
Type :
conf
DOI :
10.1109/PACRIM.1991.160847
Filename :
160847
Link To Document :
بازگشت