Title :
A new DRAM cell structure with Capacitor-Equiplanar-to-Bitline (CEB) for bitline coupling noise elimination
Author :
Chang, Li-Fu ; Hsu, Yu-Ming ; Chi, Min-Hwa
Author_Institution :
Technol. Dev., Vanguard Int. Semicond. Corp., Taiwan, China
Abstract :
A new cell structure for minimizing bit-line coupling noise in DRAM with stack capacitor is proposed in this paper. The node capacitors are fabricated in between bit-lines, so that the bit-line to bit-line capacitance coupling is blocked by the node capacitor and is shielded by the plate. This scheme is referred to as Capacitor-Equiplanar-to-Bitline (CEB). In this way, as 3D simulation shows, the bit-line coupling noise can be almost eliminated to <1% of total bit-line capacitance. The SPICE simulation shows ~3 ns faster bit-line signal sensing in 0.25 μm 64 Mb CMOS DRAM. The CEB scheme also leads to a smaller topology and a simpler fabrication process
Keywords :
CMOS memory circuits; DRAM chips; SPICE; integrated circuit noise; 0.25 micron; 3D model; 64 Mbit; CMOS DRAM; Capacitor-Equiplanar-to-Bitline; SPICE simulation; bit-line capacitance; bit-line coupling noise; stack capacitor; Capacitance; Capacitors; Fabrication; Modems; Random access memory; SPICE; Semiconductor device noise; Signal design; Signal generators; Topology;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 1998. Proceedings. 1998 5th International Conference on
Conference_Location :
Beijing
Print_ISBN :
0-7803-4306-9
DOI :
10.1109/ICSICT.1998.785913