Title :
Serial Sum-Product Architecture for Low-Density Parity-Check Codes
Author :
Ratnayake, Ruwan N S ; Haratsch, Erich F. ; Wei, Gu-Yeon
Author_Institution :
Harvard Univ., Cambridge
Abstract :
A serial sum-product architecture for low-density parity-check (LDPC) codes is presented. In the proposed architecture, a standard bit node processing unit computes the bit to check node messages sequentially, while the check node computations are broken up into several steps and computed on the fly. This bit node centric architecture requires considerably less memory compared to other serial architectures, including the check node centric architecture.
Keywords :
iterative decoding; message passing; parity check codes; bit node centric architecture; check node centric architecture; check node computations; iterative decoding; low-density parity-check codes; message passing; node messages; serial sum-product architecture; standard bit node processing unit; Computer architecture; Decoding; Large scale integration; Message passing; Parallel architectures; Parity check codes; Sparse matrices; Turbo codes; Wires; Wiring; Low-density parity-check (LDPC) codes; bi-partite graph; serial architecture; sum-product algorithm;
Conference_Titel :
Computer Communications and Networks, 2007. ICCCN 2007. Proceedings of 16th International Conference on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-1251-8
Electronic_ISBN :
1095-2055
DOI :
10.1109/ICCCN.2007.4317812