DocumentCode :
3431764
Title :
Design and implementation of a floating-point quasi-systolic general purpose CORDIC rotator for high-rate parallel data and signal processing
Author :
De Lange, Alfons A J ; Deprettere, Ed F.
Author_Institution :
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear :
1991
fDate :
26-28 Jun 1991
Firstpage :
272
Lastpage :
281
Abstract :
The authors describe the design and implementation of an algorithm and a processor which can be used to accelerate computations in which large amounts of rotations (circular as well as hyperbolic) are involved. The processor is a low-cost high-throughput VLSI implementation of the algorithm. With 107 rotations per second, many real-time and interaction-time applications in scientific computation become feasible. The required storage and/or silicon area is low and the execution time is independent of the particular operation performed. Another feature of this CORDIC design is its pipelined architecture and floating point extension. It is angle-pipelinable at the bit-level and has an execution time which is independent of any possible operation that can be executed
Keywords :
computerised signal processing; matrix algebra; parallel architectures; systolic arrays; CORDIC rotator; floating point extension; pipelined architecture; quasi-systolic; rotations; Algorithm design and analysis; Application software; Array signal processing; Computer applications; Computer graphics; Hardware; Image processing; Radar applications; Radar signal processing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 1991. Proceedings., 10th IEEE Symposium on
Conference_Location :
Grenoble
Print_ISBN :
0-8186-9151-4
Type :
conf
DOI :
10.1109/ARITH.1991.145571
Filename :
145571
Link To Document :
بازگشت