DocumentCode :
3432405
Title :
Speeding up Monte-Carlo Simulation for Statistical Timing Analysis of Digital Integrated Circuits
Author :
Naidu, Srinath R.
Author_Institution :
Magma Design Autom., Bangalore
fYear :
2007
fDate :
6-10 Jan. 2007
Firstpage :
265
Lastpage :
270
Abstract :
This paper presents a pair of novel techniques to speed-up path-based Monte-Carlo simulation for statistical timing analysis of digital integrated circuits with no loss of accuracy. The presented techniques can be used in isolation or they could be used together. Both techniques can be readily implemented in any statistical timing framework. We compare our proposed Monte-Carlo simulation with traditional Monte-Carlo simulation in a rigorous framework and show that the new method is up to 2 times as efficient as the traditional method
Keywords :
Monte Carlo methods; digital integrated circuits; statistical analysis; timing; Monte-Carlo simulation; digital integrated circuits; statistical timing analysis; statistical timing framework; Airports; Algorithm design and analysis; Clocks; Delay; Design automation; Digital integrated circuits; Monte Carlo methods; Operations research; Random variables; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.147
Filename :
4092056
Link To Document :
بازگشت