Title :
Dynamic accuracy adjustement for fixed width dividers
Author :
Tagzout, Samir ; Belouchrani, Adel
Author_Institution :
Dept. d´´Electron., Univ. Abderrahmane Mira, Bejaia, Algeria
Abstract :
Divisions are needed in several signal processing applications and they are widely destined to hardware implementations. However, they often constitute the performance bottleneck because of the poor performances of the related large hardware dividers. We present a generic VLSI design to respond to some applications need of reducing dividers input width. Unlike any other published method, in our solution, the word´s width is dynamically adjusted while indicating which level of accuracy that is being processed. FPGA implementation results are provided to show our design´s low area and timing consumption to recover information that is always lost when usual Least Significant Bit (LSB) reduction is applied.
Keywords :
VLSI; field programmable gate arrays; integrated circuit design; FPGA implementation; LSB reduction; divider input width reduction; dynamic accuracy adjustment; fixed width dividers; generic VLSI design; hardware implementations; least significant bit reduction; low area design; signal processing applications; timing consumption; Accuracy; Delay; Field programmable gate arrays; Market research; Monitoring; Redundancy; Signal processing; VLSI; accuracy; division; dynamic; signal;
Conference_Titel :
Information Science, Signal Processing and their Applications (ISSPA), 2012 11th International Conference on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-0381-1
Electronic_ISBN :
978-1-4673-0380-4
DOI :
10.1109/ISSPA.2012.6310695