Title :
A fast architecture for exhaustive search block matching algorithm with MPEG-4 applications
Author_Institution :
Dept. of Electron. & Commun. Eng., Zagazig Univ., Zagazig, Egypt
Abstract :
This paper presents a fast architecture for exhaustive search block matching algorithm (ESBMA). The proposed architecture has a SIMD structure with 31 processing elements (PEs). The proposed architecture has been prototyped, simulated and synthesized for the Xilinx Virtex II FPGA XC2V3000-4. It has a maximum clock frequency of 142.6 MHz that enables processing more than 41 4CIF frames per second. This prototyped architecture utilizes 40% of the register bits, 15% of the Block RAMs, and 54% of the LUTs in Xilinx Virtex II FPGA XC2V3000-4.
Keywords :
field programmable gate arrays; image matching; parallel architectures; video coding; MPEG-4 application; SIMD structure; Xilinx Virtex II XC2V3000 FPGA; exhaustive search block matching algorithm; processing elements; Clocks; Computational efficiency; Design engineering; Field programmable gate arrays; MPEG 4 Standard; Motion estimation; Prototypes; Video coding; Video compression; Virtual prototyping;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410777