Title :
Embedded Support Vector Machine : Architectural Enhancements and Evaluation
Author :
Dey, Soumyajit ; Kedia, Monu ; Agarwal, Niket ; Basu, Anupam
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur
Abstract :
In recent years, research and development in the field of machine learning and classification techniques have gained paramount importance. The future generation of intelligent embedded devices will obviously require such classifiers working on-line and performing classification tasks in a variety of fields ranging from data mining to recognition tasks in image and video. Among different such techniques, support vector machines (SVMs) have been found to deliver state of the art performance thus emerging as the clear winner. In this work, the support vector machine learning and classification tasks are evaluated on embedded processor architectures and subsequent architectural modifications are proposed for performance improvement of the same
Keywords :
coprocessors; embedded systems; learning (artificial intelligence); pattern classification; support vector machines; classification techniques; data mining; embedded processor architectures; intelligent embedded devices; machine learning; recognition tasks; support vector machine; Application software; Computer science; Coprocessors; Data mining; Image recognition; Learning systems; Machine learning; Natural languages; Support vector machine classification; Support vector machines;
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-7695-2762-0
DOI :
10.1109/VLSID.2007.73