Title :
Clock recovery for a 40 Gb/s QPSK optical receiver
Author :
Ben-Hamida, Naim ; Sitch, John ; Flemke, Phillip ; Pollex, Daniel ; Schvan, Peter ; Greshishchev, Y. ; Wang, Shing-Chi ; Falt, Chris
Author_Institution :
Metro Ethernet Network, Nortel, Ottawa, ON, Canada
Abstract :
A clock recovery circuit for a 40 Gb/s optical coherent receiver realized in CMOS 90 nm technology is presented. The core PLL generates less 0.3 ps rms jitter for a bandwidth of 0.5 MHz. This is mainly due to the on-chip differential LC VCO with power supply regulation. The VCO operates at 11.5 GHz center frequency with a 25% tuning range. Its phase noise at 1 MHz offset is better than -110 dBc/Hz, and consumes 3 mW of power. In tone acquisition mode the PLL is a regular charge pump PLL, while in data acquisition mode the DSP core corrects the frequency through the tuning ports. The presented PLL is one of the key components in the 24 Gs/s ADC and coherent receiver chip.
Keywords :
CMOS integrated circuits; charge pump circuits; jitter; nanoelectronics; optical receivers; phase locked loops; quadrature phase shift keying; synchronisation; voltage-controlled oscillators; CMOS technology; DSP core; QPSK optical receiver; charge pump PLL; clock recovery; coherent receiver chip; data acquisition mode; jitter; on-chip differential LC VCO; power supply regulation; tone acquisition mode; CMOS technology; Circuits; Clocks; Frequency; Optical pumping; Optical receivers; Phase locked loops; Quadrature phase shift keying; Tuning; Voltage-controlled oscillators;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410782