DocumentCode :
3433631
Title :
Probabilistic Self-Adaptation of Nanoscale CMOS Circuits: Yield Maximization under Increased Intra-Die Variations
Author :
Ashouei, Maryam ; Nisar, Muhammad M. ; Chatterjee, Abhijit ; Singh, Adit D. ; Diril, Abdulkadir U.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA
fYear :
2007
fDate :
6-10 Jan. 2007
Firstpage :
711
Lastpage :
716
Abstract :
As technology scales to 40nm and beyond, intra-die process variability causes large delay and leakage variations across a chip in addition to expected die-to-die variations. In this paper, a new approach to post-manufacture circuit adaptation for yield maximization is proposed with special focus on the projected large intra-die variability of future CMOS technologies. Adaptation is achieved through an iterative implicit delay test (IDT) and reconfiguration procedure. The IDT is used to assess the timing of the circuit every time it is reconfigured until the best (with the lowest leakage) configuration, achievable within a specified reconfiguration time, is obtained. Since accurate delay testing is not possible at each step of the reconfiguration process, statistical correlation-based methods are used to determine the circuit timing. Reconfiguration is achieved by activating programmable gates that can be switched from a low-speed/low-leakage mode to a high-speed/high-leakage mode under digital control. The circuitry for self-adaptation is very simple, no external tester support is necessary and results show that a significant yield improvement is possible
Keywords :
CMOS integrated circuits; correlation methods; delays; integrated circuit testing; integrated circuit yield; nanoelectronics; statistics; synchronisation; circuit timing; die-to-die variations; intradie variations; iterative implicit delay test; leakage variations; nanoscale CMOS circuits; post-manufacture circuit adaptation; probabilistic self-adaptation; reconfiguration procedure; statistical correlation methods; time delay; yield maximization; CMOS process; CMOS technology; Circuit testing; Counting circuits; Delay; Digital control; Energy consumption; Frequency; Manufacturing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.130
Filename :
4092125
Link To Document :
بازگشت