DocumentCode :
3433868
Title :
Low Shift and Capture Power Scan Tests
Author :
Remersaro, Santiago ; Lin, Xijiang ; Reddy, Sudhakar M. ; Pomeranz, Irith ; Rajski, Janusz
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., IA
fYear :
2007
fDate :
Jan. 2007
Firstpage :
793
Lastpage :
798
Abstract :
Supply current and power dissipation during scan based test may be much higher than during normal circuit operation due to larger switching activity caused by the tests. Higher peak current demands may cause supply voltage droops causing good chips to fail at-speed tests. Higher average switching activity causes higher power dissipation and chip temperature that may cause hot spots and damage circuits under test. Several works have proposed methods to derive tests with lower peak and average switching activity during test response capture or during scan shifts. Some of these methods require additional hardware and modifications to the scan chains. This paper investigates a method to derive tests with reduced switching activity both during scan shifts and during test response captures. The method does not require additional hardware or modifications to the scan chains. The proposed method accepts a given test set and returns a test set of the same or smaller size with reduced switching activity. Experimental results on benchmark and industrial circuits are given
Keywords :
integrated circuit testing; capture power scan test; low peak switching activity; low shift scan test; speed tests; switching activity reduction; Benchmark testing; Circuit faults; Circuit testing; Clocks; Current supplies; Delay; Hardware; Power dissipation; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-2762-0
Type :
conf
DOI :
10.1109/VLSID.2007.101
Filename :
4092138
Link To Document :
بازگشت