DocumentCode
3434201
Title
Continuous Time Sigma Delta Modulator Employing a Novel Comparator Architecture
Author
Vijay, U.K. ; Bharadwaj, Amrutur
Author_Institution
CEDTDept., IISc, Bangalore
fYear
2007
fDate
6-10 Jan. 2007
Firstpage
919
Lastpage
924
Abstract
A novel comparator architecture is proposed for speed operation in low voltage environment. Performance comparison with a conventional regenerative comparator shows a speed-up of 41%. The proposed comparator is embedded in a continuous time sigma-delta ADC so as to reduce the quantizer delay and hence minimizes the excess loop delay problem. A performance enhancement of 1dB in the dynamic range of the ADC is achieved with this new comparator. We have implemented this ADC in a standard single-poly 8-Metal 0.13 mum UMC process. The entire system operates at 1.2 V supply providing a dynamic range of 32 dB consuming 720 muW of power and occupies an area of 0.1 mm2.
Keywords
comparators (circuits); delays; sigma-delta modulation; analog-digital conversion; continuous time sigma delta modulator; continuous time sigma-delta ADC; novel comparator architecture; performance comparison; power 720 muW; quantizer delay reduction; single-poly 8-Metal 0.13 mum UMC process; size 0.13 mum; voltage 1.2 V; Clocks; Delay effects; Delta modulation; Delta-sigma modulation; Dynamic range; Feedback; Frequency; Jitter; Transceivers; ZigBee;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on
Conference_Location
Bangalore
ISSN
1063-9667
Print_ISBN
0-7695-2762-0
Type
conf
DOI
10.1109/VLSID.2007.54
Filename
4092158
Link To Document