Title :
Polysilicon thin film transistors with field-plate-induced drain junction for both high-voltage and low-voltage applications
Author :
Huang, T.Y. ; Wu, I.W. ; Lewis, A.G. ; Chiang, A. ; Bruce, R.H.
Author_Institution :
Xerox Palo Alto Res. Center, CA, USA
Abstract :
Polysilicon low-voltage (LV) and high-voltage (HV) thin-film transistors (TFTs) required in high-performance large-area devices, such as printers and LCD displays, are considered. The authors (1990) proposed an improved HVTFT device structure with an independently-biased metal field plate (FP) overlapping the entire offset region. The new FP-HVTFT eliminates the expensive lightly-doped-drain implant required in the conventional offset-gate HVTFTs and the current-pinching effects commonly observed in conventional offset-gate polysilicon HVTFTs. The authors report the effects of offset length (Loff) on the new FP-HVTFTs, as the device characteristics of the conventional offset-gate polysilicon HVTFTs are known to be very sensitive to L off, and Loff is set by the alignment between two masking layers in actual device fabrication. The feasibility is reported of using the field-plate device as a low-voltage TFT for reducing the off-state leakage current
Keywords :
thin film transistors; LCD displays; field-plate-induced drain junction; high-voltage; large-area devices; low-voltage; off-state leakage current; polycrystalline Si; printers; thin film transistors; Current measurement; Fabrication; Grain boundaries; Implants; Leakage current; Liquid crystal displays; Printers; Substrates; Thin film transistors; Voltage;
Conference_Titel :
SOS/SOI Technology Conference, 1990., 1990 IEEE
Conference_Location :
Key West, FL
Print_ISBN :
0-87942-573-3
DOI :
10.1109/SOSSOI.1990.145770