DocumentCode :
3435357
Title :
An RTL methodology to enable low overhead combinational testing
Author :
Bhattacharya, Subhrajit ; Dey, Sujit ; Sengupta, Bhaskar
Author_Institution :
C&C Res. Labs., NEC USA, Princeton, NJ, USA
fYear :
1997
fDate :
17-20 Mar 1997
Firstpage :
146
Lastpage :
152
Abstract :
This paper introduces a low overhead test methodology, RT-SCAN, applicable to RT Level designs. The methodology enables using combinational test patterns for testing the circuit, as done by traditional full-scan or parallel-scan schemes. However, by exploiting existing connectivity of registers through multiplexors and functional units, RT-SCAN reduces area overhead and test application times significantly compared to full-scan and parallel-scan schemes. Unlike most of the existing high-level test synthesis and test generation schemes which can be most effectively applied to data-flow/arithmetic intensive designs like DSPs and processor designs, the RT-SCAN test scheme can be applied to designs from any application domain, including control-flow intensive designs
Keywords :
automatic testing; combinational circuits; high level synthesis; logic testing; ATPG tool; RT-SCAN; RTL methodology; application time; area overhead; combinational testing; functional unit; high-level test synthesis; multiplexor; register connectivity; Automatic test pattern generation; Circuit synthesis; Circuit testing; Logic circuits; Logic design; Logic testing; Reconfigurable logic; Registers; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1997. ED&TC 97. Proceedings
Conference_Location :
Paris
ISSN :
1066-1409
Print_ISBN :
0-8186-7786-4
Type :
conf
DOI :
10.1109/EDTC.1997.582349
Filename :
582349
Link To Document :
بازگشت