DocumentCode :
3435364
Title :
A controller testability analysis and enhancement technique
Author :
Gu, Xinli ; Larsson, Erik ; Kuchinski, Krzysztof ; Peng, Zebo
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
1997
fDate :
17-20 Mar 1997
Firstpage :
153
Lastpage :
157
Abstract :
This paper presents a testability analysis and improvement technique for the controller of an RT level design. It detects hard-to-reach states by analyzing both the data path and the controller of a design. The controller is modified using register initialization, branch control, and loop termination methods to enhance its state reachability. This technique complements the data path scan method and can be used to avoid scanning registers involved in the critical paths. Experimental results show the improvement of fault coverage with a very low area overhead
Keywords :
control equipment; controllers; design for testability; high level synthesis; RT level design; area overhead; branch control; controller testability; data path scan; fault coverage; loop termination; register initialization; state reachability; Circuit faults; Circuit testing; Controllability; Data analysis; Degradation; Design for testability; Information analysis; Information science; Registers; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1997. ED&TC 97. Proceedings
Conference_Location :
Paris
ISSN :
1066-1409
Print_ISBN :
0-8186-7786-4
Type :
conf
DOI :
10.1109/EDTC.1997.582351
Filename :
582351
Link To Document :
بازگشت