DocumentCode :
3436003
Title :
The impact of NoC reuse on the testing of core-based systems
Author :
Cota, E. ; Kreutz, M. ; Zeferino, C.A. ; Carro, L. ; Lubaszewski, M. ; Susin, A.
Author_Institution :
Inst. de Informatica, Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
128
Lastpage :
133
Abstract :
The authors propose the reuse of on-chip networks for the test of core-based systems that use this platform. Two possibilities of reuse are proposed and discussed with respect to test time minimization. An algorithm exploiting network characteristics to reduce test time is presented. Experimental results show that the parallelization capability of the network can be exploited to reduce the system test time, whereas area and pin overhead are strongly minimized.
Keywords :
VLSI; automatic testing; integrated circuit testing; minimisation; parallel processing; scheduling; system-on-chip; NoC reuse; SoC; area overhead; core-based system testing; network characteristics; networks-on-chip; parallelization capability; pin overhead; test time minimization; Bandwidth; Cost function; Network-on-a-chip; System testing; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197643
Filename :
1197643
Link To Document :
بازگشت