DocumentCode :
3436047
Title :
Test generation for maximizing ground bounce considering circuit delay
Author :
Chang, Yi-Shing ; Gupta, Sandeep K. ; Breuer, Melvin A.
Author_Institution :
Intel Corp., Folsom, CA, USA
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
151
Lastpage :
157
Abstract :
In this paper, we focus on the aspect of ground bounce due to the combination of current produced by gates (signals) switching and the flow of this current through pin electronics. We present a branch-and-bound test generation procedure to obtain high quality 2-vector tests that produce a large amount of ground bounce. We present a framework that accurately captures the relationship between a test and the associated relative size of the maximum amount of ground bounce while taking into account gate delay. Experimental results show that our search procedure can efficiently and effectively find a test that produces the maximum value of ground bounce. We also discuss a binary search based approach that allows our search to cover a larger portion of the search space and find a good test in a reduced amount of CPU time.
Keywords :
CMOS digital integrated circuits; VLSI; automatic test pattern generation; delays; integrated circuit testing; logic testing; tree searching; ATPG; CMOS circuits; CPU time; VLSI; binary search based approach; branch-and-bound test generation procedure; gate delay; gate switching; ground bounce; high quality 2-vector tests; pin electronics; search procedure; Central Processing Unit; Circuit noise; Circuit testing; Delay estimation; Electronic mail; Logic testing; Space technology; Switches; Switching circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197646
Filename :
1197646
Link To Document :
بازگشت