DocumentCode :
3436211
Title :
On the trade-off between resolution time and delay times in bistable circuits
Author :
Alshaikh, Mohammed ; Kinniment, David ; Yakovlev, Alexandre
Author_Institution :
Sch. of EECE, Univ. of Newcastle, Newcastle upon Tyne, UK
fYear :
2009
fDate :
13-16 Dec. 2009
Firstpage :
355
Lastpage :
358
Abstract :
Flip flops used to store a bit in a register have different requirements to flip flops used in a synchronizer application. The D input must be held stable during the setup and until the Q output appears, these times determine the remaining part of the clock cycle available for computing. On the other hand the D input can violate setup and hold times in a synchronizer, and the reliability of the synchronizer depends on the metastability recovery time constant. We show how these parameters can be traded off in a simple edge triggered D flip flop and other cells.
Keywords :
flip-flops; logic design; D input; Q output; bistable circuits; clock cycle; delay time; edge triggered D flip flop; flip flops; metastability recovery time constant; register; resolution time; synchronizer application; Bistable circuits; Clocks; Delay effects; Frequency synchronization; Latches; Master-slave; Metastasis; Pipelines; Registers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
Type :
conf
DOI :
10.1109/ICECS.2009.5410919
Filename :
5410919
Link To Document :
بازگشت