Title :
Delay-based dual-rail pre-charge logic
Author :
Bucci, Marco ; Giancane, Luca ; Luzzi, Raimondo ; Scotti, Giuseppe ; Trifiletti, Alessandro
Author_Institution :
Infineon Technol. AG, Graz, Austria
Abstract :
This paper investigates the design of a dual-rail pre-charge logic family whose power consumption is insensitive to unbalanced load conditions thus allowing adopting a semi-custom design flow (automatic place & route) without any constraint on the routing of the complementary wires. The proposed logic is based on a novel encoding concept where the information is represented in the time domain rather than in the spatial domain as in a standard dual-rail logic. In this work, a logic family which exploits the proposed concept has been implemented. Implementation details and simulation results are reported which show a power consumption independent of the sequence of processed data and routing capacitances. An improvement in the energy consumption balancing up to 50 times and an area reduction up to 60% with respect to the state of the art have been obtained.
Keywords :
cryptography; logic design; complementary wire routing; cryptographic algorithms; delay-based dual-rail precharge logic; logic family; power consumption; routing capacitance; semicustom design flow; spatial domain; time domain; Automatic logic units; Capacitance; Circuits; Cryptography; Delay; Energy consumption; Logic design; Routing; Variable structure systems; Wires;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410921