Title :
Power efficient Networks on Chip
Author :
Abd El Ghany, Mohamed A. ; El-Moursy, Magdy A. ; Korzec, Darek ; Ismail, Mohammed
Author_Institution :
Electron. Eng. Dept., German Univ. in Cairo, Cairo, Egypt
Abstract :
A low power switch design is proposed to achieve power-efficient Network on Chip (NoC). The proposed NoC switch reduces the power consumption of the Butterfly Fat Tree (BFT) architecture by 28 % as compared to the conventional BFT switch. Moreover, the power reduction technique is applied to different NoC architectures. The technique reduces the power consumption of the network by up to 41%. When the power consumption of the whole network including the interswich links and repeaters is taken into account, the overall power consumption is decreased by up to 33% at the maximum operating frequency of the switch. The BFT architecture consumes the minimum power as compared to other NoC architectures.
Keywords :
network-on-chip; switches; butterfly fat tree architecture; butterfly fat tree switch; interswich links; low power switch design; network on chip; power consumption reduction; power efficient NoC switch; repeaters; Communication switching; Energy consumption; Integrated circuit interconnections; Network-on-a-chip; Power dissipation; Repeaters; Scalability; Switches; Switching circuits; Threshold voltage; BFT. Interswitch links; NoC; leakage power;
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
DOI :
10.1109/ICECS.2009.5410930