DocumentCode :
3436452
Title :
Synthesis of multi-rate and variable rate circuits for high speed telecommunications applications
Author :
Schaumont, Patrick ; Vernalde, Serge ; Rijnders, Luc ; Engels, Marc ; Bolsens, Ivo
fYear :
1997
fDate :
17-20 Mar 1997
Firstpage :
542
Lastpage :
546
Abstract :
A design methodology for the synthesis of digital circuits used in high throughput digital modems is presented. The methodology spans digital modern design from the link level to the gate level. The methodology uses a C++-based untimed dataflow system description, which is gradually refined to an optimized, bit-true and clock cycle true C++-description. Through this refinement, a bridge from link level design semantics to architectural VHDL semantics is made within one and the same environment
Keywords :
C language; data flow computing; digital integrated circuits; hardware description languages; integrated circuit design; logic CAD; modems; C++-based untimed dataflow system; VHDL semantics; clock cycle true C++-description; design methodology; design semantics; digital circuit synthesis; digital modems; gate level; link level; multi-rate circuits; variable rate circuits; Algorithm design and analysis; Circuit synthesis; Data models; Design methodology; Modems; Phase estimation; Power system modeling; Space exploration; Throughput; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1997. ED&TC 97. Proceedings
Conference_Location :
Paris
ISSN :
1066-1409
Print_ISBN :
0-8186-7786-4
Type :
conf
DOI :
10.1109/EDTC.1997.582414
Filename :
582414
Link To Document :
بازگشت