DocumentCode :
3436484
Title :
Test consideration for nanometer scale CMOS circuits
Author :
Roy, Kaushik ; Mak, T.M. ; Cheng, Kwang-Ting
Author_Institution :
Purdue Univ., West Lafayette, IN, USA
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
313
Lastpage :
315
Abstract :
The ITRS (international technology roadmap for semiconductors) predicts aggressive scaling down of device size, transistor threshold voltage and oxide thickness to meet growing demands for performance. Such scaling will result in an exponential increase in leakage current and large variability in threshold voltage both within and across dies. Device counts will increase from about 0.2 B/chip today to approximately 10 B/chip in a decade. This 50× increase in device count will increase not only the active power dissipation, but also the standby or the quiescent power. Hence, designers are required to use innovative aggressive power management strategies to meet the power constraints. The exponential increase in leakage, the device parameter variations, and aggressive power management techniques are expected to severely impact the way integrated circuits are tested today. This paper explores test considerations for the scaled CMOS circuits in the nanometer regime.
Keywords :
CMOS integrated circuits; integrated circuit testing; leakage currents; CMOS circuit testing; active power dissipation; device size scaling; integrated circuit testing; leakage current; oxide thickness; power constraints; power management strategies; quiescent power; standby power; transistor threshold voltage variability; CMOS technology; Circuit testing; Energy consumption; Energy management; Frequency; Integrated circuit testing; Leakage current; Temperature sensors; Threshold voltage; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197668
Filename :
1197668
Link To Document :
بازگشت