Title :
Test resource partitioning and optimization for SOC designs
Author :
Larsson, Erik ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Japan
fDate :
27 April-1 May 2003
Abstract :
We propose a test resource partitioning and optimization technique for core-based designs. Our technique includes test set selection and test resource floor-planning with the aim of minimizing the total test application time and the routing of the added TAM (test access mechanism) wires. A feature of our approach is that it pinpoints bottlenecks that are likely to limit the test solution, which is important in the iterative test solution development process. We demonstrate the usefulness of the technique through a comparison with a test scheduling and TAM design tool.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit testing; logic design; logic testing; system-on-chip; SOC design; TAM design tool; TAM wire routing minimization; core-based designs; iterative test solution development process; test access mechanism; test application time minimization; test resource floor-planning; test resource optimization; test resource partitioning; test scheduling; test set selection; Automatic testing; Built-in self-test; Design optimization; Embedded system; Energy consumption; Iterative methods; Laboratories; Scheduling; System testing; Wires;
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
Print_ISBN :
0-7695-1924-5
DOI :
10.1109/VTEST.2003.1197669