Title :
Improving diagnostic resolution of delay faults using path delay fault model
Author :
Majhi, Ananta K. ; Gronthoud, Guido ; Hora, Camelia ; Lousberg, Maurice ; Valer, Pop ; Eichenberger, Stefan
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
fDate :
27 April-1 May 2003
Abstract :
The known methods of transition fault diagnosis usually suffer from the drawback of many candidates. The method presented in this paper aims at reducing the number of suspects. The transition fault patterns were generated by Philips in-house ATPG tool and applied on the tester. The fail information from tester was subjected to fault diagnosis resulting in a small list of faulty candidates. We then injected the delay faults into the golden netlist of the test chip and confirmed through simulation whether or not their behavior matched with the tester results. Upon successful matching, we proceeded with the selection of few testable paths through the suspect faulty node and created corresponding path delay patterns using the path delay ATPG (a prototype at the University of Bremen, developed in cooperation with Philips Semiconductors GmbH, Hamburg). Finally, we verified those path delay patterns on the tester to increase the confidence level of the diagnosis method The experimental results show the effectiveness of our novel approach for improving diagnostic resolution.
Keywords :
VLSI; automatic test pattern generation; delays; fault diagnosis; logic simulation; logic testing; ATPG tool; confidence level; delay faults; diagnostic resolution; faulty node; golden netlist; path delay fault model; testable paths; transition fault diagnosis; Automatic test pattern generation; Circuit faults; Delay; Failure analysis; Fault diagnosis; Fault location; Laboratories; Performance evaluation; Prototypes; Testing;
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
Print_ISBN :
0-7695-1924-5
DOI :
10.1109/VTEST.2003.1197673