DocumentCode :
3436873
Title :
Design for self-checking and self-timed datapath
Author :
Yang, Jing-ling ; Choy, Chiu-Sing ; Chan, Cheong-Fat ; Pun, Kong-Pong
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ., China
fYear :
2003
fDate :
27 April-1 May 2003
Firstpage :
417
Lastpage :
422
Abstract :
This work examines the inherent self-checking property of a latch-free dynamic asynchronous datapath (LFDAD) using differential cascode voltage switch logic (DCVSL). Consequently, a highly efficient self-checking (SC) dynamic asynchronous datapath architecture is presented. In this architecture, no hardware needs to be added to the datapath to achieve self-checking. The presented implementation is efficient in terms of speed and area and represents a new approach to fault-tolerant design.
Keywords :
asynchronous circuits; error detection codes; fault diagnosis; fault tolerance; logic CAD; LFDAD; area; differential cascode voltage switch logic; dynamic asynchronous datapath architecture; fault-tolerant design; latch-free dynamic asynchronous datapath; self-checking property; self-timed datapath; speed; Automatic testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2003. Proceedings. 21st
ISSN :
1093-0167
Print_ISBN :
0-7695-1924-5
Type :
conf
DOI :
10.1109/VTEST.2003.1197683
Filename :
1197683
Link To Document :
بازگشت