DocumentCode :
3436979
Title :
A self biased operational amplifier at ultra low power supply voltage
Author :
Sai Praneeth, G.A.V. ; Sai, Anil Kumar
Author_Institution :
Birla Inst. of Technol. & Sci., Pilani, India
fYear :
2009
fDate :
13-16 Dec. 2009
Firstpage :
152
Lastpage :
154
Abstract :
This paper discusses the design of a self-biased folded cascode operational amplifier at an ultra low power supply voltage. The proposed design is first of its kind at 0.5 V where self-biasing techniques are used to reduce power and area overheads. The self-biasing scheme in this design is developed by using a current mirror for low voltage operation. This design is implemented in a 90 nm CMOS technology using Cadence General Purpose Design Kit (GPDK).
Keywords :
operational amplifiers; CMOS technology; cadence general purpose design kit; complementary metal-oxide-semiconductor; current mirror; self-biased folded cascode operational amplifier; self-biasing scheme; size 90 nm; ultra low power supply voltage; voltage 0.5 V; Analog circuits; Biomedical engineering; CMOS technology; Energy consumption; Low voltage; Mirrors; Operational amplifiers; Paper technology; Power supplies; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems, 2009. ICECS 2009. 16th IEEE International Conference on
Conference_Location :
Yasmine Hammamet
Print_ISBN :
978-1-4244-5090-9
Electronic_ISBN :
978-1-4244-5091-6
Type :
conf
DOI :
10.1109/ICECS.2009.5410958
Filename :
5410958
Link To Document :
بازگشت