DocumentCode :
3437092
Title :
Test generation in a parallel processing environment
Author :
Chandra, Susheel J. ; Patel, Janak H.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1988
fDate :
3-5 Oct 1988
Firstpage :
11
Lastpage :
14
Abstract :
The availability of low-cost, high-performance, general-purpose parallel machines has made parallel processing viable for the development of CAD (computer-aided design) applications. The authors identify the key issues that surface when an attempt is made to parallelize the test-generation process. They illustrate how different test-generation strategies can be mapped onto different classes of parallel machines, including loosely coupled distributed systems, distributed-memory systems with message-passing architectures, and tightly coupled multiprocessor systems with shared global memory. Parallel test generation using a single heuristic and using multiple heuristics is considered. The performance of these mapping strategies is predicted by using uniprocessor turnaround times and an estimate of the communication delays
Keywords :
automatic testing; delays; logic testing; parallel machines; communication delays; distributed-memory systems; general-purpose parallel machines; loosely coupled distributed systems; mapping strategies; message-passing architectures; multiple heuristics; parallel processing environment; performance prediction; shared global memory; test-generation; tightly coupled multiprocessor systems; Application software; Availability; Delay estimation; Local area networks; Message passing; Multiprocessing systems; Parallel machines; Parallel processing; System testing; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1988. ICCD '88., Proceedings of the 1988 IEEE International Conference on
Conference_Location :
Rye Brook, NY
Print_ISBN :
0-8186-0872-2
Type :
conf
DOI :
10.1109/ICCD.1988.25649
Filename :
25649
Link To Document :
بازگشت