Title :
Synthesizing testability features into a design with the Synopsys Test Compiler
Author :
Zhang, Zaifu ; Wieler, Richard ; Jonatschick, Guy ; Poskar, Hart
Author_Institution :
Dept. of Electr. & Comput. Eng., Manitoba Univ., Winnipeg, Man., Canada
Abstract :
In this paper, we present a methodology for synthesizing testability features in a design described using Hardware Description Language (HDL) and the Synopsys Test Compiler tool. Because an HDL described design of an IC device can be automatically transformed into a gate-level implementation for a given technology with Synopsys Synthesis Tools, adding internal scan test circuitry or boundary scan test circuitry can be easily achieved with the Synopsys Test Compiler. We will discuss scan styles, test methodologies, test pattern generation, as well as the application and format of test patterns
Keywords :
boundary scan testing; circuit layout CAD; design for testability; hardware description languages; integrated circuit design; integrated circuit testing; Hardware Description Language; IC device; Synopsys Test Compiler; boundary scan test circuitry; design; internal scan test circuitry; test pattern generation; testability; Automatic testing; Circuit synthesis; Circuit testing; Hardware design languages; Integrated circuit synthesis; Integrated circuit testing; Latches; Logic design; Logic testing; Performance evaluation;
Conference_Titel :
WESCANEX 95. Communications, Power, and Computing. Conference Proceedings., IEEE
Conference_Location :
Winnipeg, Man.
Print_ISBN :
0-7803-2725-X
DOI :
10.1109/WESCAN.1995.494074