Title :
Area evaluation metrics for transistor placement
Author :
Shiple, Tom ; Kollaritsch, Paul ; Smith, Derek ; Allen, Jonathan
Author_Institution :
Digital Equip. Corp., Hudson, MA, USA
Abstract :
The authors report a quantitative comparison of area evaluation metrics for CMOS transistor placement, along with a novel analysis technique to determine their absolute merit. The transistor placer TOPOLOGIZER was used to generate test case placements. The resolution of transistor placement algorithms based on metrics (e.g. simulated annealing, branch and bound) are limited to the resolution of the metric. The best metric studied was only able to correctly identify, with 90% accuracy, the better of two placements whose layout areas differed by more than 30%
Keywords :
CMOS integrated circuits; circuit layout CAD; CMOS; TOPOLOGIZER; absolute merit; area evaluation metrics; branch and bound; simulated annealing; test case placements; transistor placement; Annealing; Area measurement; Circuits; Energy consumption; Instruments; Laboratories; Power measurement; Routing; Testing; Transistors;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1988. ICCD '88., Proceedings of the 1988 IEEE International Conference on
Conference_Location :
Rye Brook, NY
Print_ISBN :
0-8186-0872-2
DOI :
10.1109/ICCD.1988.25737