DocumentCode :
3439918
Title :
Low power design using architecture and circuit level approaches
Author :
Kim, Dong-Sun ; Kim, Jin-Tae ; Kwon, Ki-Won ; Chung, Duck-Jin
Volume :
2
fYear :
2002
fDate :
18-22 Nov. 2002
Firstpage :
711
Abstract :
The purpose of this paper is to propose the methodology of low-power circuit design in the aspect of the architecture and circuit level. Recently, more rapid computations are very important event in DSP, image processing and multi-purpose processor. So, it is very important to reduce power consumption in digital circuits and to maintain computational throughput. For this reason, the design experience and research in the early 1990s has demonstrated that doing so requires a "power conscious" design methodology that addresses dissipation at every level of the design hierarchy. Evidently, many pass transistor logic are proposed for reducing the power consumption and circuit size. In this paper, we introduce the methodologies for low-power using pass-transistor and SDD (Signal Dependency Diagram) technique for parallel and pipelined architecture.
Keywords :
digital circuits; logic circuits; network synthesis; parallel architectures; power consumption; digital circuits; image processing; low-power circuit; parallel architecture; pass-transistor logic; pipelined architecture; power consumption; power dissipation; Adders; CMOS logic circuits; Capacitance; Equations; Logic design; MOS devices; MOSFETs; Page description languages; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Information Processing, 2002. ICONIP '02. Proceedings of the 9th International Conference on
Print_ISBN :
981-04-7524-1
Type :
conf
DOI :
10.1109/ICONIP.2002.1198150
Filename :
1198150
Link To Document :
بازگشت