DocumentCode :
3440118
Title :
RISC-based coprocessor with a dedicated VLSI neural network
Author :
Kim, Young-Chul ; Kang, Deung-Ku ; Lee, Tae-Won
Author_Institution :
Dept. of Electron. Eng., Chonnam Nat. Univ., Kwangju, South Korea
Volume :
3
fYear :
1998
fDate :
1998
Firstpage :
281
Abstract :
In this paper, a multilayer perceptron, so called the DMNN (Digital Multilayer Neural Network), is designed in VLSI. The DMNN has a modular architecture leading to an effective hardware implementation of multiple multilayer perceptrons. Any size of the DMNN can be built using basic modules implemented using FPGAs. The architecture of a RISC-based coprocessor including the DMNN unit, a control and interface unit, a memory unit, etc., is also developed. The coprocessor is modeled in VHDL and synthesized. Pattern recognition problems are applied to the DMNN coprocessor to justify its applicability to real engineering problems
Keywords :
VLSI; coprocessors; field programmable gate arrays; hardware description languages; logic CAD; multilayer perceptrons; neural net architecture; reduced instruction set computing; DMNN; Digital Multilayer Neural Network; RISC-based coprocessor; VHDL; VLSI; coprocessor; dedicated VLSI neural network; engineering applications; hardware implementation; modular architecture; multiple multilayer perceptrons; pattern recognition; Artificial neural networks; Coprocessors; Delta modulation; Design engineering; Logic gates; Multi-layer neural network; Multilayer perceptrons; Neural networks; Neurons; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 1998 IEEE International Conference on
Conference_Location :
Lisboa
Print_ISBN :
0-7803-5008-1
Type :
conf
DOI :
10.1109/ICECS.1998.813987
Filename :
813987
Link To Document :
بازگشت