DocumentCode :
3441311
Title :
Efficient realization of the M-D nonrecursive filters: from sequential implementation to mapping on systolic array processors
Author :
Burian, Adrian ; Rusu, Corneliu ; Kuosmanen, Pauli
Author_Institution :
Signal Process. Lab., Tampere Univ. of Technol., Finland
Volume :
3
fYear :
1998
fDate :
1998
Firstpage :
495
Abstract :
This paper presents algorithms and architectures for implementing from 1-D to multidimensional M-D digital nonrecursive filters. These architectures are very regular and support single chip implementation in VLSI, as well as multiple chip implementations. The proposed systolic arrays, used in implementation of these algorithms, are optimal with respect to time. In a systolic implementation the highest degree of parallel processing and thus performance is achieved. But with this implementation the highest number of gates and thus complexity is obtained. As a compromise, we propose and analyse simpler systolic system for real-time nonrecursive filtering
Keywords :
CMOS digital integrated circuits; FIR filters; VLSI; digital signal processing chips; filtering theory; multidimensional digital filters; parallel algorithms; real-time systems; systolic arrays; VLSI; multidimensional digital nonrecursive filters; multiple chip implementations; parallel processing; real-time nonrecursive filtering; single chip implementation; systolic array processors; Application software; Digital filters; Digital signal processing chips; Finite impulse response filter; Hardware; Magnetic separation; Multidimensional signal processing; Signal mapping; Signal processing algorithms; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 1998 IEEE International Conference on
Conference_Location :
Lisboa
Print_ISBN :
0-7803-5008-1
Type :
conf
DOI :
10.1109/ICECS.1998.814054
Filename :
814054
Link To Document :
بازگشت